# InnoMux2-EP Family Off-Line Zero Voltage Switching (ZVS) Flyback Switcher IC for Multi-Output Applications # **Product Highlights** # **Highly Integrated, Compact Footprint** - Up to 3 independently regulated outputs using a single controller and transformer - · Eliminates post regulators - Incorporates a multi-mode Quasi-Resonant Discontinuous Conduction Mode (DCM) and Continuous Conduction Mode (CCM) flyback controller, 650 V, 725 V or 750 V power switch, secondaryside control and synchronous rectification driver - Integrated FluxLink<sup>™</sup> feedback link eliminates optocouplers - Excellent transient response: <±5% CV with 100% load step - Outputs up to 200 V for CV and CC (LED drive) configurations # EcoSmart™ - Energy Efficient - PowiGaN™ technology enables >90% efficient power supplies - Designs easily meet global energy efficiency regulations - · Proprietary switching algorithm ensures high efficiency across load - · Low dissipation allows PCB cooling no heat sinks required # **Advanced Protection / Safety Features** - Primary sensed output OVP - · Open SR-FET gate detection - · Hysteretic thermal shutdown - Input voltage monitor with accurate brown-in/brown-out and overvoltage protection - · Overload protection for each output - LED short / open protection # **Full Safety and Regulatory Compliance** - · Reinforced isolation - Isolation voltage >4000 VAC - 100% production HIPOT tested - UL1577 and TUV (EN62368) safety testing in progress - Enables designs required to meet class A performance criteria for EN61000-4 suite of test standards, including EN61000-4-2, 4-3 (30 V/m), 4-4, 4-5, 4-6, 4-8 (100 A/m) and 4-9 (1000 A/m) # **Green Package** Halogen free and RoHS compliant ## **Applications** - High efficiency driver for monitors and TVs - Ideal for designs that need to meet Energy Star 8, CEC, and 2021/2023 EU labeling requirements - High efficiency multi-output power supplies for industrial, smartmeter and appliance applications Figure 4. Left - InnoMux2-EP in InSOP-24B Package. Right - InnoMux2-EP in InSOP-T28D Package. Figure 1. Typical Application with LED Driver. Figure 2. Typical Application with Two Constant Voltages. Figure 3. Typical Application with Three Constant Voltages. | InnoMux2-EP | | | | | | | | | |-----------------------|---------------------------|-------------|--|--|--|--|--|--| | Duaduat | 1 CV & 1 CC Outputs⁵ | | | | | | | | | Product | 230 VAC ±15% <sup>1</sup> | 85-265 VAC1 | | | | | | | | IMX2267C <sup>2</sup> | 40 W | 36 W | | | | | | | | IMX2268C <sup>2</sup> | 55 W | 50 W | | | | | | | | IMX2278F⁴ | 77 W | 60 W | | | | | | | | IMX2279F⁴ | 88 W | 70 W | | | | | | | | IMX2270F⁴ | 100 W | 80 W | | | | | | | | | 2 & 3 CV ( | Outputs⁵ | | | | | | | | IMX2174F <sup>3</sup> | 20 W | 15 W | | | | | | | | IMX2175F <sup>3</sup> | 25 W | 22 W | | | | | | | | IMX2176F <sup>3</sup> | 35 W | 27 W | | | | | | | | IMX2177F <sup>3</sup> | 40 W | 36 W | | | | | | | | IMX2378F3 | 70 W | 55 W | | | | | | | | IMX2379F <sup>3</sup> | 80 W | 65 W | | | | | | | | IMX2370F3 | 90 W | 75 W | | | | | | | Table 1. InnoMux2-EP Controller Part Numbers. - Table 1. InnoMux2-EP Controller Part Numbers. Continuous power using nominal primary current limit in a typical open frame application at +50 °C ambient with adequate PCB thermal design to ensure package temperature <125 °C.</li> InSOP-24B (C) exposed pad. InSOP-T28D (F). InSOP-T28B (F) exposed pad. For information about other output voltage and current combinations or the addition of a 3.3 V 25 mA μVCC output, please contact your local PI representative. # **Description** The InnoMux™2-EP IC dramatically improves power conversion efficiency. By independently regulating and protecting each output the InnoMux family eliminates multiple downstream conversion stages. InnoMux2 IC-based designs have low BOM count and small size. The family incorporates both primary and secondary-side controllers, with protection, sense elements and a safety-rated feedback mechanism (FluxLink) into a single IC. The InnoMux2 IC also includes an LED backlight controller that supports multi-mode dimming making it ideal for monitors, TVs and appliances with lighting or display requirements. InnoMux2-EP contains enhanced features for maximizing conversion efficiency including quasi-resonant switching in DCM operation, accurate SR control and minimum-threshold-regulation for the LED driver. # **Configuration Options** | Part No. | Switch<br>Rating | Continuous<br>Power <sup>1</sup> | Peak<br>Power <sup>1</sup> | Output | CV1 | Maximum<br>VLED | SR MOSFET<br>Driver | Dimming<br>Interface | Package | |----------|------------------|----------------------------------|----------------------------|------------|------|-----------------|---------------------|----------------------|------------| | IMX2267C | 650 V | 36 W | 57 W | 1 CV, 1 CC | 12 V | 80 V | No | Hybrid PWM (2 pin) | InSOP-24B | | IMX2268C | 650 V | 50 W | 80 W | 1 CV, 1 CC | 12 V | 80 V | No | Hybrid PWM (2 pin) | InSOP-24B | | IMX2278F | 750 V | 60 W | 94 W | 1 CV, 1 CC | 12 V | 140 V | Yes | Hybrid PWM (2 pin) | InSOP-T28B | | IMX2279F | 750 V | 70 W | 110 W | 1 CV, 1 CC | 12 V | 170 V | Yes | Hybrid PWM (2 pin) | InSOP-T28B | | IMX2270F | 750 V | 80 W | 130 W | 1 CV, 1 CC | 12 V | 170 V | Yes | Hybrid PWM (2 pin) | InSOP-T28B | | IMX2174F | 725 V | 15 W | | 2 CV | | | Yes | | InSOP-T28D | | IMX2175F | 725 V | 22 W | | 2 CV | | | Yes | | InSOP-T28D | | IMX2176F | 725 V | 27W | | 2 CV | | | Yes | | InSOP-T28D | | IMX2177F | 725 V | 36 W | | 2 CV | | | Yes | | InSOP-T28D | | IMX2378F | 750 V | 55 W | | 3 CV | | | Yes | | InSOP-T28D | | IMX2379F | 750 V | 65 W | | 3 CV | | | Yes | | InSOP-T28D | | IMX2370F | 750 V | 75 W | | 3 CV | | | Yes | | InSOP-T28D | Table 2. Configuration Options. 1. 85 - 265 VAC. # **Block Diagram** Figure 5. InnoMux2-EP Primary Block Diagram. Figure 6. InnoMux2-EP Secondary Block Diagram LED Configuration. Figure 7. InnoMux2-EP Secondary Block Diagram CV Configuration. # **Pin Functional Description** # InSOP-24B InnoMux2-EP CV+LED Dual Dimming Pin Configuration #### **CURRENT SENSE (ISENSE) Pin (Pin 1)** Connection to external LED driver MOSFET source terminal for sensing LED current. An external current sense resistor should be connected between this and the GND pin. #### **SECONDARY GROUND (GND) Pin (Pin 2)** GND for the secondary IC. #### **CURRENT SOURCE DRIVE (IDRIVE) Pin (Pin 3)** Connection to external LED driver MOSFET gate terminal for controlling LED current. # **VOLTAGE SENSE (VSENSE) Pin (Pin 4)** Connection to external LED driver MOSFET drain terminal for regulation of voltage to minimise MOSFET power dissipation. ## **GATE DRIVE 1 (CDR1) Pin (Pin 5)** Gate driver for external selection MOSFET for VCV1 output. # **SECONDARY BYPASS (BPS) Pin (Pin 6)** Connection for external bypass capacitor for the secondary IC supply. #### LED DIMMING 2 (DIM2) Pin (Pin 7) LED dimming control input. ## LED DIMMING 1 (DIM1) Pin (Pin 8) LED dimming control input. # FORWARD (FWD) Pin (Pin 9) The connection point to the switching node of the transformer output winding providing information on primary switch timing. Provides power for the secondary-side controller during start-up. ## **OUTPUT VOLTAGE 1 (VCV1) Pin (Pin 10)** Connected directly to the VCV1 output voltage, to provide current for the controller on the secondary-side and provide sensing for output voltage regulation and protection. # LED OUTPUT VOLTAGE (VLED) Pin (Pin 11) Connected directly to the LED output voltage, to provide current for the controller on the secondary-side and provide sensing for LED voltage regulation and protection. Figure 8. InnoMux2-EP InSOP-24B CV+LED Dual Dimming Pin Configuration (Bottom View). #### NC Pin (Pin 12) Leave open. Should not be connected to any other pins. # **UNDER/OVER INPUT VOLTAGE (V) Pin (Pin 13)** A high-voltage pin connected to the AC or DC side of the input bridge for detecting undervoltage and overvoltage conditions at the power supply input. This pin should be tied to SOURCE pin to disable UV/OV protection. ## PRIMARY BYPASS (BPP) (Pin 14) The connection point for an external bypass capacitor of the primary-side supply. This is also the ILIM selection pin for choosing standard ILIM or ILIM+1. #### NC Pin (Pin 15) Leave open or connect to SOURCE pin or BPP pin. # SOURCE (S) Pin (Pin 16-19) These Pins are the power switch source connection. Also ground reference for primary BYPASS pin. ## DRAIN (D) Pin (Pin 24) Power switch drain connection. ## SOURCE (S) Exposed Pad (InSOP-24B Only) Power switch source connection. Also ground reference for primary BYPASS pin. Connect all SOURCE pins together. Used to enhance thermal management. # InSOP-T28B InnoMux2-EP CV+LED Dual Dimming with SR Pin Configuration # **CURRENT SENSE (ISENSE) Pin (Pin 1)** Connection external LED driver MOSFET source terminal for sensing LED current. An external current sense resistor should be connected between this and the GND pin. # **SECONDARY GROUND (GND) Pin (Pin 2)** GND for the secondary IC. #### **CURRENT SOURCE DRIVE (IDRIVE) Pin (Pin 3)** Connection to external LED driver MOSFET gate terminal for controlling LED current. ## **VOLTAGE SENSE (VSENSE) Pin (Pin 4)** Connection to external LED driver MOSFET drain terminal for regulation of voltage to minimise MOSFET power dissipation. ## **GATE DRIVE 1 (CDR1) Pin (Pin 5)** Gate driver for external selection MOSFET for VCV1 output. ## **SECONDARY BYPASS (BPS) Pin (Pin 6)** Connection for external bypass capacitor for the secondary IC supply. # LED DIMMING 2 (DIM2) Pin (Pin 7) LED dimming control input. #### LED DIMMING 1 (DIM1) Pin (Pin 8) LED dimming control input. ## SYNCHRONOUS RECTIFIER DRIVE (SR) Pin (Pin 9) Gate driver for external SR MOSFET. #### FORWARD (FWD) Pin (Pin 10) The connection point to the switching node of the transformer output winding providing information on primary switch timing. Provides power for the secondary-side controller during start-up. # **OUTPUT VOLTAGE 1 (VCV1) Pin (Pin 11)** Connected directly to the VCV1 output voltage, to provide current for the controller on the secondary-side and provide sensing for output voltage regulation and protection. #### NC Pin (Pin 12) Leave open. Should not be connected to any other pins. ## **LED OUTPUT VOLTAGE (VLED) Pin (Pin 13)** Connected directly to the LED output voltage, to provide current for the controller on the secondary-side and provide sensing for LED voltage regulation and protection. Figure 9. InnoMux2-EP InSOP-T28B CV+LED Dual Dimming with SR Pin Configuration (Bottom View). #### NC Pin (Pin 14) Leave open. Should not be connected to any other pins. ## **UNDER/OVER INPUT VOLTAGE (V) Pin (Pin 15)** A high-voltage pin connected to the AC or DC side of the input bridge for detecting undervoltage and overvoltage conditions at the power supply input. This pin should be tied to SOURCE pin to disable UV/OV protection. ## NC Pin (Pin 16) Leave open or connect to SOURCE pin or BPP pin. ## PRIMARY BYPASS (BPP) (Pin 17) The connection point for an external bypass capacitor of the primary-side supply. This is also the ILIM selection pin for choosing standard ILIM or ILIM+1. #### NC Pin (Pin 18) Leave open. Should not be connected to any other pins. ## SOURCE (S) Exposed Pad (InSOP-T28B Only) Power switch source connection. Also ground reference for primary BYPASS pin. Connect all SOURCE pins together. Used to enhance thermal management. # DRAIN (D) Pin (Pin 28) Power switch drain connection. # InSOP-T28D InnoMux2-EP 3CV / 2CV Pin Configuration ## FEEDBACK 1 (FB1) Pin (Pin 1) Connection to an external resistor divider to set the power supply output voltage of VCV1. ## **SECONDARY GROUND (GND) Pin (Pin 2)** GND for the secondary IC. ## FEEDBACK 2 (FB2) Pin (Pin 3) / NC for 2CV output Connection to an external resistor divider to set the power supply output voltage of VCV2. Not used for 2CV outputs. ## NC Pin (Pin 4) Leave open. Should not be connected to any other pins. #### **GATE DRIVE 1 (CDR1) Pin (Pin 5)** Gate driver for external selection MOSFET for VCV1 output. ## **SECONDARY BYPASS (BPS) Pin (Pin 6)** Connection for external bypass capacitor for the secondary IC supply. #### GATE DRIVE 2 (CDR2) Pin (Pin 7) / NC for 2 CV Output Gate driver for external selection MOSFET for VCV2 output. Not used for 2CV output. ## FEEDBACK HV (FBHV) Pin (Pin 8) Connection to an external resistor divider to set the power supply output voltage of VCVHV. # SYNCHRONOUS RECTIFIER DRIVE (SR) Pin (Pin 9) Gate driver for external SR MOSFET. # FORWARD (FWD) Pin (Pin 10) The connection point to the switching node of the transformer output winding providing information on primary switch timing. Provides power for the secondary-side controller during start-up. #### **OUTPUT VOLTAGE 1 (VCV1) Pin (Pin 11)** Connected directly to the VCV1 output voltage, to provide current for the controller on the secondary-side and for protection. #### OUTPUT VOLTAGE 2 (VCV2) Pin (Pin 12) / NC for 2 CV Output Connected directly to the VCV2 output voltage, to provide current for the controller on the secondary-side. Not used for 2CV output. #### **OUTPUT VOLTAGE HV (VCVHV) Pin (Pin 13)** Connected directly to the VCVHV output voltage, to provide current for the controller on the secondary-side and for protection. Figure 10. InnoMux2-EP InSOP-T28D 3CV / 2CV Pin Configuration. #### NC Pin (Pin 14) Leave open. Should not be connected to any other pins. # **UNDER/OVER INPUT VOLTAGE (V) Pin (Pin 15)** A high-voltage pin connected to the AC or DC side of the input bridge for detecting undervoltage and overvoltage conditions at the power supply input. This pin should be tied to SOURCE pin to disable UV/OV protection. #### NC Pin (Pin 16) Leave open or connect to SOURCE pin or BPP pin. # PRIMARY BYPASS (BPP) (Pin 17) The connection point for an external bypass capacitor of the primary-side supply. This is also the ILIM selection pin for choosing standard ILIM or ILIM+1. #### NC Pin (Pin 18) Leave open. Should not be connected to any other pins. #### **SOURCE (S) Pin (Pin 19-22)** These Pins are the power switch source connection. Also ground reference for primary BYPASS pin. ## DRAIN (D) Pin (Pin 28) Power switch drain connection. # **InnoMux2-EP Functional Description** The InnoMux2-EP combines a high-voltage power switch, along with both primary-side and secondary-side controllers in one device. The InnoMux2-EP architecture incorporates a novel inductive coupling feedback scheme using the package lead frame and bond wires to provide a safe, reliable, and low-cost means to accurately communicate power requests from the secondary controller to the primary controller. The primary controller on InnoMux2-EP is a quasi-resonant (QR) flyback controller that has the ability to operate in continuous conduction mode (CCM). The controller uses a variable current control scheme. The primary consists of a jitter oscillator; a receiver circuit magnetically coupled to the secondary controller, a current limit controller, 5 V regulator on the PRIMARY BYPASS pin, audible noise reduction engine, bypass overvoltage detection circuit, a lossless input line sensing circuit, current limit selection circuitry, overvoltage protection, leading edge blanking, secondary output diode / SR MOSFET short protection circuit and a 650 V / 725 V / 750 V power switch. The secondary controller consists of a transmitter circuit that is magnetically coupled to the primary receiver, multi-output controller for regulating up to three outputs independently, 5 V regulator on the SECONDARY BYPASS pin, synchronous rectifier (SR) MOSFET driver, high-side MOSFET drivers, shunts to prevent individual outputs from rising in abnormal loading conditions, single string LED driver, timing functions and a host of integrated protection features. Figures 4, 5 and 6 show the functional block diagrams of the primary and secondary controllers with the most important features. #### **Primary Controller** InnoMux2-EP has variable frequency CCM / CrM / DCM controller plus ZVS operation in DCM for enhanced efficiency and extended output power capability. # **PRIMARY BYPASS Pin Regulator** The PRIMARY BYPASS pin has an internal regulator that charges the PRIMARY BYPASS pin capacitor to $V_{\rm BPP}$ by drawing current from the DRAIN pin whenever the power switch is off. The PRIMARY BYPASS pin is the internal supply voltage node. When the power switch is on, the device operates from the energy stored in the PRIMARY BYPASS pin capacitor. In addition, a shunt regulator clamps the PRIMARY BYPASS pin voltage to $V_{\text{SHUNT}}$ when current is provided to the PRIMARY BYPASS pin through an external resistor. This allows the InnoMux2-EP to be powered externally through a bias winding, decreasing the no-load consumption and enhancing low-standby-power operation. #### **Primary Bypass ILIM Programming** InnoMux2-EP ICs allow the user to adjust primary current limit (ILIM) settings through the selection of the PRIMARY BYPASS pin capacitor value. A ceramic capacitor can be used. There are 2 selectable capacitor sizes - 0.47 $\mu F$ and 4.7 $\mu F$ for setting standard and increased ILIM settings respectively. #### **Primary Bypass Undervoltage Threshold** The PRIMARY BYPASS pin undervoltage circuitry disables the power switch when the PRIMARY BYPASS pin voltage drops below ${\sim}4.5~\text{V}$ (= $\text{V}_{\text{BPP}}-\text{V}_{\text{BPP(H)}}$ ) in steady-state operation. Once the PRIMARY BYPASS pin voltage falls below this threshold, it must rise to $\text{V}_{\text{BPP(SHUNT)}}$ to re-enable turn-on of the power switch. #### **Primary Bypass Output Overvoltage Function** The PRIMARY BYPASS pin has an OV protection feature with either a latching or an auto-reset response. A Zener diode in parallel with the resistor in series with the PRIMARY BYPASS pin capacitor is typically used to detect an overvoltage on the primary bias winding and activate the protection mechanism. In the event that the current into the PRIMARY BYPASS pin exceeds $\rm I_{sD'}$ the device will latch-off or disable the power switch for a time $\rm t_{AR(OFF)'}$ after which time the controller will restart and attempt to return to regulation. Output OV protection is also included as an integrated feature on the secondary controller. ## **Over-Temperature Protection** The thermal shutdown circuitry senses the primary switch die temperature. The threshold is set to $T_{\rm SD}$ with either a hysteretic or latch-off response. Hysteretic response: If the die temperature rises above the threshold, the power switch is disabled and remains disabled until the die temperature falls by $T_{\text{SD(H)}}$ at which point switching is re-enabled. A large amount of hysteresis is provided to prevent over-heating of the PCB due to a continuous fault condition. Latch-off response: If the die temperature rises above the threshold the power switch is disabled. The latching condition is reset by bringing the PRIMARY BYPASS pin below $V_{BPP(RESET)}$ or by going below the UNDER/OVER INPUT VOLTAGE pin $UV_{(IUV)}$ threshold. Over-temperature protection is also included as an integrated feature on the secondary controller. ## **Current Limit Operation** The primary-side controller has a current limit threshold ramp that is inversely proportional to the time from the end of the previous primary switching cycle (i.e. from the time the primary switch turns off at the end of a switching cycle) to the next switching request. This characteristic produces a primary current limit that increases as the switching frequency (load) increases (Figure 11). This algorithm enables the most efficient use of the primary switch with the benefit that this algorithm responds to digital feedback information immediately when a feedback switching cycle request is received. At high load, switching cycles have a maximum current per cycle approaches 100% $I_{\text{Lim}}$ . This gradually reduces to 30% of the full current limit as load decreases. Once 30% current limit is reached, there is no further reduction in current limit (since this is low enough to prevent audible noise). The time between switching cycles will continue to increase as load reduces. Figure 11. Normalized Primary Current vs. Switching Frequency. #### **Jitter** The normalized current limit is modulated between 100% and 95% at a modulation frequency of $f_{\rm M}$ ; this results in a frequency jitter of ~7 kHz with average frequency of ~100 kHz. ## **Auto-Restart** In the event a fault condition occurs (such as an output overload, output short-circuit, or external component/pin fault), the InnoMux2-EP enters auto-restart (AR) or latches off. The latching condition is reset by bringing the PRIMARY BYPASS pin below $\sim\!\!3$ V or by going below the UNDER/OVER INPUT VOLTAGE pin UV, $_{\text{(III,V.)}}$ threshold. In auto-restart, switching of the power MOSFET is disabled for $t_{\mbox{\tiny AR(OFF)}}$ . There are 2 ways to enter auto-restart: - 1. Continuous secondary requests received at a rate that is above the overload detection frequency $(f_{\text{OVL}})$ for longer than 82 ms $(t_{_{AR}})$ . - 2. No requests for switching cycles from the secondary for $>t_{AR(SK)}$ . The secondary controller can initiate an auto-restart by not sending switching request cycles to the primary controller. The primary controller will then restart. It is also possible that communication is lost, in which case the primary will also try to restart. Although this should never be the case in normal operation, it can be useful when system ESD events(for example) cause a loss of communication due to noise disturbing the secondary controller. The issue is resolved when the primary restarts after an auto-restart off-time. The auto-restart is reset as soon as an AC reset occurs. #### **SOA Protection** In the event that there are two consecutive cycles where the $I_{\text{LIM}}$ is reached within ${\sim}500$ ns (the blanking time + current limit delay time), the controller will skip 2.5 cycles or ${\sim}25~\mu s$ . This provides sufficient time for the transformer to reset when operating with large capacitive loads without extending the start-up time. #### **Input Line Voltage Monitoring** The UNDER/OVER INPUT VOLTAGE pin is used for input undervoltage and overvoltage sensing and protection. A sense resistor is tied between the high-voltage DC bulk capacitor after the bridge (or to the AC side of the bridge rectifier for fast AC reset) and the UNDER/OVER INPUT VOLTAGE pin to enable this functionality. This function can be disabled by shorting the UNDER/OVER INPUT VOLTAGE pin to primary GND. At power-up, after the primary bypass capacitor is charged and the ILIM state is latched, and prior to switching, the state of the UNDER/OVER INPUT VOLTAGE pin is checked to confirm that it is above the brown-in and below the overvoltage shutdown thresholds. In normal operation, if the UNDER/OVER INPUT VOLTAGE pin current falls below the brown-out threshold and remains below brown-out for longer than $\mathbf{t}_{_{\mathrm{UV}}}$ , the controller enters auto-restart. Switching will only resume once the UNDER/OVER INPUT VOLTAGE pin current is above the brown-in threshold. In the event that the UNDER/OVER INPUT VOLTAGE pin current is above the overvoltage threshold, the controller will also enter auto-restart. Again, switching will only resume once the UNDER/OVER INPUT VOLTAGE pin current has returned to within its normal operating range. The input line UV/OV function makes use of an internal high-voltage MOSFET on the UNDER/OVER INPUT VOLTAGE pin to reduce power consumption. If the cycle off-time $t_{\text{OFF}}$ is greater than 50 $\mu$ s, the internal high-voltage MOSFET will disconnect the external sense resistor from the internal sense circuits to eliminate current drawn through the sense resistor. The line sensing function will reactivate at the beginning of the next switching cycle. ## **Primary-Secondary Handshake** At start-up, the primary-side initially switches without any feedback information (this is very similar to the operation of a standard TOPSwitch™, TinySwitch™, LinkSwitch™ and other InnoSwitch™ controllers). If no feedback signals are received during the auto-restart time $(t_{AR})$ , the primary goes into auto-restart mode. Under normal conditions, the secondary controller will power-up from the FORWARD pin or output voltage and take over control. From this point onwards the secondary controls switching. If the primary controller stops switching or does not respond to cycle requests from the secondary during normal operation (when the secondary has control), the handshake protocol is initiated to ensure that the secondary is ready to assume control once the primary begins to switch again. An additional handshake is also triggered if the secondary detects that the primary is providing more cycles than were requested. The most likely event that could require an additional handshake is when the primary stops switching as the result of a momentary line brown-out event. When the primary resumes operation, it will default to a start-up condition and attempt to detect handshake pulses from the secondary. If secondary does not detect that the primary responds to switching requests, or if the secondary detects that the primary is switching without cycle requests, the secondary controller will initiate a second handshake sequence. This provides additional protection against cross conduction of the SR FET while the primary is switching. This protection mode also prevents an output overvoltage condition in the event that the primary is reset while the secondary is still in control. #### **Wait and Listen** When the primary resumes switching after initial power-up recovery from an input line voltage fault (UV or OV) or an auto-restart event, it will assume control and require a successful handshake to relinquish control to the secondary controller. As an additional safety measure the primary will pause for an auto-restart on-time period, $t_{_{AR}}$ (~82 ms), before switching. During this "wait" time, the primary will "listen" for secondary requests. If it sees two consecutive secondary requests, separated by ~30 $\mu s$ , the primary will infer secondary control and begin switching in slave mode. If no pulses occur during the $t_{_{AR}}$ "wait" period, the primary will begin switching under primary control until handshake pulses are received. # **Audible Noise Reduction Engine** The InnoMux2-EP features an active audible noise reduction mode where by the controller (via a "frequency skipping" mode of operation) avoids the resonant band (where the mechanical structure of the power supply is most likely to resonate – increasing noise amplitude) between 7 kHz and 12 kHz – 142 $\mu s$ and 83 $\mu s$ . If a secondary controller switch request occurs within this time window from the last conduction cycle, the gate drive to the power switch is inhibited. The secondary controller includes an audible-noise-reduction engine. # **Frequency Soft-Start** At start-up (before handshake) the primary controller is limited to a maximum switching frequency of $f_{\text{SW}}$ and 75% of the maximum programmed current limit at the switch-request frequency of 100 kHz. ## **Secondary Controller** The IC is powered by the 5 V ( $V_{\rm BPS}$ ) regulator which is supplied by either an output or FORWARD pin. The SECONDARY BYPASS pin is connected to an external decoupling capacitor and fed internally from the regulator block. The FORWARD pin also connects to the detection block used for both handshaking and timing circuit to turn on and regulate the SR FET connected to the SYNCHRONOUS RECTIFIER DRIVE pin. The FORWARD pin voltage is used to determine when to turn off the SR FET in discontinuous mode operation. In continuous conduction mode (CCM) the SR FET is turned off when a feedback pulse is sent to the primary to demand the next switching cycle, providing excellent synchronous operation, free of any overlap for the FET turn-off. The FORWARD detector also measures the FORWARD pin voltage during the primary on time, this feeds into the SR zero voltage switching control function. ## **BPS Regulator** The regulator limits the BPS pin to $V_{\text{BPs}}$ . The BP regulator can use VCV1 or VCV2 as its source. The source is automatically selected as follows: - VCV1 is used if VCV1 pin $> V_{BPS \ VCV1}$ , otherwise - VCV2 is used if VCV2 pin > V<sub>BPS VCV2</sub> VCVHV/VLED can only be used as a source for BPS during start-up. During start-up, the FORWARD pin is also used as a source for BPS. This is provided to support start-up into heavy load and is not intended for continuous operation. The FORWARD pin needs to be a minimum of $\approx 8$ V when the primary is on in order for this to function correctly. A 2.2 $\mu$ F or 4.7 $\mu$ F ceramic capacitor on the BPS pin is required. There are no stability requirements on the capacitor; the BPS regulator is unconditionally stable. # **BPS Regulator - Direct Power** When VCV1 is 5 V (V<sub>CV5V\_BPS</sub>) the BPS pin is automatically connected internally to the VCV1 pin, directly powering BPS instead of using the BPS linear regulator. This reduces power loss in the secondary controller and reduces standby power. This is automatically selected when VCV1 is $\rm V_{CV5V_BPS}$ . # **High-Side MOSFET Drive** The high side selection MOSFETs are driven with a drive voltage that is 5 V above the given output using a capacitive drive approach. The capacitive drive approach benefits from easy level translation by use of a capacitor CDR Capacitor-Drive (CDR) . A regular refresh cycle to top up the charge on the CDR is needed when one of the switches has been on for a long time, as the charge on the CDR will otherwise slowly leak away. Refresh is also needed during start-up to allow the CDR to follow the output voltage when the output is being pulled up. The controller will perform refresh cycles when necessary by turning the selection MOSFET off and then back on. The default refresh time is $T_{\text{REFRESH'}}$ , which is doubled to $2 \times T_{\text{REFRESH}}$ during start-up. The longer the refresh time the better, but the MOSFET needs to be turned back on before the end of the primary on time. Once the CV outputs are in regulation the refresh time is reduced to $T_{\text{REFRESH'}}$ . Because the output is no longer changing, the refresh is only needed to top up CDR and by reducing the refresh time the risk of the primary on time finishing before the refresh is reduced. A diode is required to be placed between the gate-source of each selection MOSFET to provide a path for charging the capacitor. A low forward voltage diode such as a Schottky diode should be used. The optimal capacitor value for CDR depends on the gate charge of the selection MOSFET. The selection MOSFET on-level gate voltage is determined by $V_{\mbox{\tiny BPS}} \times (C_{\mbox{\tiny DR}}/(C_{\mbox{\tiny G}} + C_{\mbox{\tiny DR}})$ , so it is essential that the gate charge (at 5 V gate voltage) is much smaller than the charge in the CDR capacitor. A typical value for the CDR capacitor is 100 nF. For higher CDR capacitor values, the refresh time might be insufficient and the capacitor will not be able to follow the output during start-up. It is therefore important to select low gate-charge devices for the selection MOSFETs to minimise the required CDR capacitor value as well as to minimise energy required to drive the MOSFETs. #### **High-Side MOSFET Static Pull-Down** To ensure that the selection MOSFET gates are held low when the secondary is not in control, the CDR1 and CDR2 pins have an internal pull down circuit "ON" feature to pull the pin low and reduce any voltage on the gate due to capacitive coupling. ## **Synchronous Rectifier Driver** The SR driver on InnoMux2-EP is not an "on/off" driver. The SR MOSFET's gate-source voltage is modulated to regulate the FORWARD pin voltage to roughly -40 mV while the discharge current is flowing in the SR MOSFET. The regulated approach allows for improved noise immunity, removing the possibility of the MOSFET being turned off too early causing increased power loss. A force-on signal provides a boost when turning on the SR MOSFET to charge the gate-source capacitance quickly. A force off signal is used to quickly discharge the gate-source capacitance when operating in CCM and also ensure the MOSFET is held off when the secondary is not conducting. Figure 12. Synchronous Rectifier Driver Diagram. For optimum performance, an SR MOSFET with a gate-source capacitance of less than 10 nF is recommended. #### **SR Disable Protection** In each cycle the SR is only engaged if a new cycle is requested by the secondary controller and the negative edge is detected on the FORWARD pin. #### **SR Static Pull-Down** To ensure that the SR gate is held low when the secondary is not in control, the SYNCHRONOUS RECTIFIER DRIVE pin has internal pull down circuit "ON" device to pull the pin low and reduce any voltage on the SR gate due to capacitive coupling from the FORWARD pin. #### **Short/Open SR Protection** In order to protect against the SYNCHRONOUS RECTIFIER DRIVE pin system faults, (an SR pin short to ground or SR pin open), the secondary controller has a protection mode that ensures that the SYNCHRONOUS RECTIFIER DRIVE pin is connected to an external FET. If the external capacitance on the SYNCHRONOUS RECTIFIER DRIVE pin is less than 200 pF, the device will assume that the SYNCHRONOUS RECTIFIER DRIVE pin is "open". If the external capacitance on the SYNCHRONOUS RECTIFIER DRIVE pin is above 20 nF, the device will assume the SYNCHRONOUS RECTIFIER DRIVE pin is "short". In either of these two cases a fault is detected otherwise the controller will assume an SR FET is connected. In the event SYNCHRONOUS RECTIFIER DRIVE pin fault is detected the secondary controller will stop requesting pulses from the primary and initiate auto-restart. #### **Multi Output Control** The multi output control regulates each output independently by requesting pulses from the primary based on the FB pin voltages of each output. The transformer energy is then directed to the output that needs the energy on a cycle-by-cycle basis. This is accomplished by turning on the appropriate selection MOSFET in series with either the CV1 or the CV2 output. The transformer shall be designed such that the VOR increases between VCV1 and VCV2 and between VCVHV/VLED. This guarantees that the current through the VLED diode is negligible when the selection MOSFET for either VCV1 or VCV2 is turned on, disabling both MOSFETs will direct the energy delivery to the LED output. # InnoMux2-EP Enhanced Audible Noise Reduction InnoMux2-EP has enhanced features for audible noise reduction. Multi-output control can create sub-harmonic frequencies of the switching frequency in the flux of the transformer. These sub-harmonics can fall in the audible range. InnoMux2-EP avoids such conditions by sharing fractions of discharge pulses between outputs. This is achieved by allowing the first part of the discharge pulse to the VCVHV/VLED output and then turning on the selection MOSFET part way through the discharge and allowing the second part of the discharge to flow via the VCV1 or VCV2 output. The point at which the MOSFET is turned on to switch over from the LED/CVHV output to the CV1 or CV2 output is dependent on the relative loading of the outputs. This provides an added benefit of reducing the RMS currents in the secondary windings, reducing power loss. The operating frequency of each output is increased (while the power switch frequency remains the same) reducing the output ripple for a given filter capacitance. Figure 13. Multi Output Control Switching Pattern. Figure 14. InnoMux2-EP Switching Pattern. ## **Output Capacitance Requirement** InnoMux2-EP has a minimum output capacitance requirement for each output to ensure optimum operation. This is given by the following equation: $$C_{\text{outbess}} = \frac{L_{\text{PRI}} \times I_{\text{LIMIT}}^2}{4 \times \frac{V_{\text{OUT}}^2}{V_{\text{FB}(\text{REG})}} \times V_{\text{SHTHR}}}$$ Where: ${ m L_{PRI}}$ is the primary inductance ${ m I_{LIMIT}}$ is the primary peak current ${ m V_{OUT}}$ is the output voltage for the given output ${ m V_{SHTHR}}$ is 10 mV for CV outputs and 5 mV for VLED output ${ m V_{FB(REG)}}$ internal voltage comparator reference voltage #### **Minimum Off-Time** The secondary controller initiates a cycle request using the FluxLink magneto-inductive connection to the primary. The maximum frequency of secondary cycle requests is limited by the minimum cycle off-time of $t_{\rm OFF(MIN)}$ . This ensures that there is sufficient reset time after primary conduction to deliver energy to the load. #### **Maximum Switching Frequency** The maximum switch-request frequency from the secondary controller is $f_{\text{SDEO}}$ . ## **Maximum Secondary Inhibit Period** Secondary requests to initiate primary switching are inhibited when necessary to maintain operation below maximum frequency and ensure minimum off-time. Secondary-cycle requests are also inhibited during the "ON" time cycle of the primary switch (time between the cycle request and detection of FORWARD pin falling edge). The maximum time-out in the event that a FORWARD pin falling edge is not detected after a cycle request is $\sim 30~\mu s$ . ## **Feedback** For applications with CV only outputs, output voltage feedback is provided by the FEEDBACK pins (FB1, FB2, FBHV) and is used for output voltage regulation of each output. The internal voltage comparator reference voltage is $V_{\text{FB(REG)}}$ . The FB pins are noise sensitive so the feedback resistor networks need to be placed close to the IC. The FORWARD pin signal path must not be placed near the FB nodes. The resistor between the FB pins and GND should be 1-5 k $\Omega$ . 100 pF capacitor may also be placed between the FB pins and GND to reduce noise. # **FEEDBACK Pin Short/Open Detection** At start-up the sensed FB pin voltage is below $V_{\text{FB(OFF)}}$ after a number switching cycles, the secondary controller will complete the handshake to take control but will stop requesting cycles to initiate auto-restart (no cycle requests made to primary for longer than $t_{\text{AR(SK)}}$ second triggers auto-restart). A weak internal pull-down for the FB pins allows FB pin-open to be detected. When using the internal feedback (as is the case for applications with the LED output), this protection mechanism also applies. This protects against faults with the VCV1 and VLED pins. # **Output Voltage Protection** If the output voltage is 12% higher than the regulation threshold for VCV1 or VCV2, 20% higher than the regulation threshold for VCVHV or 16% higher than the regulation threshold for VLED a command is sent to the primary to either latch-off or begin an auto-restart sequence. This integrated output OVP can be used in conjunction or independently to the primary sensed OVP. #### Shunts The LV shunt is designed to limit the voltage lift on the VCV1 output. Voltage lift on the VCV1 output will typically occur due to its lower VOR. At turn-on of the VCV1 selection MOSFET after delivery of a pulse to one of the other outputs, a small amount of energy is delivered to the VCV1 output from the higher idle ring voltage. The LV shunt is turned on when the sensed voltage exceeds VINGHINTI). In practical applications it is unlikely that the VCV1 output will lift; VCV1 output lift typically only occurs when the VCV1 output is unloaded while the other outputs are running at high load. It is likely VCV1 is powering the secondary controller and this alone is sufficient to prevent lift. The HV shunt is used to limit the voltage on the VCVHV/VLED rail to the maximum allowed voltage in case of peak-charging of the VCVHV/VLED output when the VCVHV/VLED output is not loaded. This peak charging is predominantly caused by leakage in the transformer; the VCVHV/VLED output typically has lowest leakage and thus will receive a small amount of energy from switching cycles that are destined for VCV1 or VCV2. The HV shunt is turned on when the sensed voltage exceeds $V_{\rm HV(SHUNT)}$ . Note that the VCV2 output does not need a shunt as this output is not susceptible to peak charging or unintended energy delivery. ## **Overload / Short-Circuit Protection** The VCV1, VCV2 and VCVHV/VLED outputs have a maximum power protection feature. The controller determines whether the output is more than 10% (CV outputs) or more than 1% (VLED output) below the set point. If this condition persists for multiple switching cycles, then the output is assumed to be overloaded — either the output has a short-circuit, or the output power capability of the power supply has been exceeded and it cannot maintain regulation. #### **Power Limit** Short-circuit fault protection acts as system power limit but it would allow the full output power to be drawn from a single output. The power limit function therefore also includes an average frequency limit that has a configurable level. The power limit threshold for each of the three outputs is set by controller configuration (default is disabled). Several setting levels for each output are available. The power limit measures the average frequency of switching pulses to a specific output. If this frequency is above a preset threshold for a certain amount of time, then a fault is flagged and the controller will auto restart or latch-off. | Power Limit Options | | |---------------------|--| | 30 kHz | | | 38 kHz | | | 47 kHz | | | 59 kHz | | | 73 kHz | | | 92 kHz | | | <br>115 kHz | | Table 3. Power Limit Options. #### **Over-Temperature Latch-Off** The thermal shutdown circuitry senses the secondary die temperature. The threshold is set to $\rm T_{\rm SD(SEC)}$ . Primary control over-temperature is the main temperature protection feature and includes hysteresis. The secondary controller also has over temperature protection but once reached creates a latch-off condition as hysteresis is not available. #### **DCM ZVS Mode Switching** InnoMux2-EP features Zero Voltage Switching (ZVS) in the primary switch while the converter is operating in discontinuous conduction mode (DCM). This is achieved using the synchronous rectifier (SR) MOSFET. This mode of operation is disabled in continuous conduction mode (CCM). Before turning on the primary switch, the SR MOSFET is turned on at the valley of the idle ring on the FORWARD Pin. The SR MOSFET is kept on to charge the transformer's magnetizing inductance. The SR MOSFET is turned off and the voltage on the primary is allowed to ring down to near zero volts at which point the primary switch is turned on. The SR MOSFET on-time for achieving ZVS is automatically calculated by the InnoMux2-EP controller. This corrects for design parameters, input voltage and output voltage. The calculation is based on the FORWARD Pin voltage during the primary on-time. To sample the FORWARD Pin voltage correctly the primary on-time needs to be at least 500 ns and FORWARD Pin voltage needs to be less than 100 V. ZVS is not available when the LED is disabled or when operating below 15 kHz for output IMX2x65-IMX2x68. In this case Quasi-Resonant switching is used. Figure 15. DCM ZVS Mode Switching. #### **DCM Only Mode** With PFC input or for a high-line (only) input design, DCM is always preferred due to the lower SR voltage spike when the primary turns on. InnoMux2-EP has an option to only allow DCM switching. To ensure power delivery in a corner case condition, a $K_{\mbox{\tiny p}} > 1.2$ is recommended to enable this feature. #### **LED Current Control Operation** InnoMux2-EP features an LED driver for controlling the current through an LED string. To provide application flexibility with regard to voltage and current, an extra MOSFET and sense resistor are used. The LED driver uses the sense resistor to monitor LED current and adjusts the MOSFET gate voltage to control it. The maximum LED current is given by: $$I_{\text{LED(MAX)}} = \frac{V_{\text{ISENSE(MAX)}}}{R_{\text{ISENSE}}}$$ The external MOSFET must be a logic level type with a low gate-source threshold voltage. The maximum drive voltage is $V_{\text{IDRIVE(SAT)}}$ . Figure 16. InnoMux2-EP LED Driver. # Output Voltage Regulation for VLED Output To maximize efficiency the InnoMux2-EP keeps the voltage drop across the current source as low as possible. The output voltage for driving the LED string (VLED) is therefore regulated according to the minimum required voltage drop across the current source. The low voltage drop across the current source is maintained for any LED current by changing the VLED output voltage set point. The minimum voltage setting is configurable to accommodate a range of LED requirements and MOSFET characteristics. To ensure stability of the LED voltage regulation a maximum VLED output capacitance is recommended which depends on the maximum LED voltage and the maximum LED current. Figure 17. Maximum LED Output Capacitance. #### **LED Dimming** The current through the LED strings can be varied to change the LED brightness. InnoMux2-EP supports multiple dimming modes, the choice of which depends on whether 1 or 2 dimming pins are available. The dimming mode is also configurable. Figure 18 provides an overview of the available dimming modes in InnoMux2-EP. # **PWM Dimming** In this mode, the LED current steps from zero to $I_{\rm LED(MAX)}$ at a frequency given by the PWM input. The LED average current is controlled by the duty cycle of the PWM input. PWM dimming is supported by applying a PWM signal with desired duty cycle to the DIM1 pin. The allowed PWM frequency range is given by $PWM_{F(RANGE)}$ . Pulling the DIM1 pin low disables the LEDs. When the DIM2 pin is available this also acts as an enable/disable signal, pulling the DIM2 pin low disables the LEDs. In this case both DIM1 and DIM2 need to be high to enable the LEDs. Pulling DIM1 or DIM2 low is intended to disable the LEDs during a 'screen-off' mode. Disabling the LED regulator will reduce InnoMux2 current consumption. The LED driver is limited to a minimum on-time ( $t_{\text{LED(ON)MIN}}$ ) which limits the minimum duty cycle and a minimum off time $t_{\text{LED(OFF)MIN}}$ which limits the maximum duty cycle before reaching 100%. 100% duty is achievable. #### **Analog Dimming** In this mode, the LED current is continuous and is proportional to the DIM1 pin voltage. $V_{\text{ADIM}(\text{MAX})}$ on DIM1 pin corresponds to $I_{\text{LED}(\text{MAX})'}$ reducing the DIM1 pin voltage reduces the LED current in a linear fashion. Pulling DIM1 pin below $V_{\text{ADIM}(\text{DISABLE})}$ disables the LEDs and they remain disabled until DIM1 pin is above $V_{\text{ADIM}(\text{ENABLE})}$ . When the DIM2 pin is available this also acts as an enable/disable signal, pulling the DIM2 pin low disables the LEDs. In this case both DIM1 and DIM2 need to be high to enable the LEDs. Additionally, when the DIM2 pin is available this pin can be used as a PWM input. This allows the LED brightness to be controlled by adjusting both the current duty cycle and the current level. This is described further in the Hybrid Dimming section. #### **Filtered PWM Dimming** In this mode, the LED current is continuous (as in Analog Dimming). The LED current level is proportional to the DIM1 pin duty cycle. This avoids the need for generating an accurate analog voltage, instead a regular PWM signal can be used and the controller converts the duty cycle to an analog current level. 100% duty cycle on the DIM1 pin corresponds to $I_{\text{LED(MAX)}'}$ reducing the DIM1 pin duty cycle reduces the LED current in a linear fashion from 100% down to 3%. The allowed PWM frequency range is FPWM $_{\text{F(RANGE)}}$ . Pulling DIM1 pin low disables the LEDs. When the DIM2 pin is available this also acts as an enable/disabled signal, pulling the DIM2 pin low disables the LEDs. In this case both DIM1 and DIM2 need to be high to enable the LEDs. Additionally, when the DIM2 pin is available this pin can be used as a PWM input. This allows the LED brightness to be controlled by adjusting both the current duty cycle and the current level. Described further in the Hybrid Dimming section. #### **Hybrid Dimming** Hybrid dimming combines adjusting the LED current by adjusting the peak level in an analog fashion and by pulsing the LED current where by the duty cycle is adjusted. Hybrid dimming is only possible when both DIM1 and DIM2 pins are available. DIM1 is either an analog voltage input or a PWM input which is internally converted to an analog level. DIM2 is a PWM input. The analog, filtered PWM and PWM inputs behave as described in previous sections. The combined LED dimming level from both inputs is not intended to go below 1% of $I_{\text{I-D(MAX)}}$ (i.e. 10% analog and 10% PWM). #### **LED Faults** The InnoMux2-EP features LED fault protection. LED open, LED driver MOSFET drain short to VLED and LED short to ground are all protected against. If LED open is detected, the power supply will continue to operate but with the LED output disabled until restart. The other faults result in restart or latch-off. Figure 18. InnoMux2-EP Dimming Modes. ## Absolute Maximum Ratings1,2 | Drain Pin Voltage: IMX2x67-IMX2x68 | -0.3 to 725 V<br>-0.3 to 750 V <sup>5</sup><br>-3.47 A <sup>6</sup><br>-4.11 A <sup>6</sup><br>-5.19 A <sup>6</sup><br>-5.57 A <sup>6</sup><br>-5.92 A <sup>6</sup><br>-6.24 A <sup>6</sup><br>-6.5 A <sup>7</sup><br>-10 A <sup>7</sup> | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V Pin Voltage | 0.3 V to 650 V | | • | | | BPP/BPS Pin Voltage | | | BPP Pin Current | | | FWD Pin Voltage | | | SR Pin Voltage | 0.3 V to 6 V | | VCV1, VCV2 Pin Voltage | 0.3 V to 30 V | | VCVHV/VLED Pin Voltage | | | CDR1, CDR2 Pin Voltage | | | DIM1, DIM2 Pin Voltage | | | ISENSE Pin Voltage | | | | | | IDRIVE Pin Voltage | | | VSENSE Pin Voltage | 0.3 V to 250 V | | Storage Temperature | -65 to 150 °C | |---------------------------------------------|---------------| | Operating Junction Temperature <sup>3</sup> | -40 to 150 °C | | Lead Temperature <sup>4</sup> | 260 °C | #### Notes: - 1. All voltages referenced to SOURCE and Secondary GROUND, $\rm T_{\scriptscriptstyle \Delta} = 25~^{\circ}C.$ - Maximum ratings specified may be applied one at a time without causing permanent damage to the product. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect product reliability. - 3. Normally limited by internal circuitry. - 4. 1/16" from case for 5 seconds. - Maximum drain voltage (non-repetitive pulse) ..... -0.3 V to 750 V Maximum continuous drain voltage ..... -0.3 V to 650 V - Higher peak Drain current is allowed while Drain voltage is simultaneously less than 400 V. - Please Refer to Figure 19 about maximum voltage and current combinations. #### **Thermal Resistance** Thermal Resistance: IMX2x67 - IMX2x68 InSOP-24B #### Notes: - 1. The case temperature is measured on the top of the package. - 2. Soldered to 0.36 sq. inch (232 mm $^2$ ), 2 oz. (610 g/m $^2$ ) copper clad. - 3. Soldered to 1.0 sq. inch (645 mm<sup>2</sup>), 2 oz. (610 g/m<sup>2</sup>) copper clad. - 4. Highest thermal resistance corresponds to controllers with highest primary switch $R_{\rm DSON}$ and then reduces for controllers with lower $R_{\rm DSON}$ due to the larger device size. - 5. The $\theta_{\rm Jc}$ is measured to the bottom of the package for exposed pad packages (InSOP-24B, InSOP-T28B) and to the top of the package for overmolded packages (InSOP-24D, InSOP-T28D). | Parameter | Symbol | Conditions SOURCE = 0 V T <sub>J</sub> = -40 °C to 125 °C (Unless Otherwise Specified) | | | Min | Тур | Max | Units | | |------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------|-------|-------|-----------------------|-------|--| | Control Functions | | | | | | | | | | | Start-Up Switching<br>Frequency | f <sub>sw</sub> | T, = 1 | 25 °C | | 23 | 25 | 27 | kHz | | | Jitter Modulation<br>Frequency | f <sub>M</sub> | $T_{j} = 1$ $f_{sw} = 1$ | 25 °C<br>00 kH | Z | 0.8 | 1.25 | 1.70 | kHz | | | Maximum On-Time | t <sub>ON(MAX)</sub> | T <sub>J</sub> = 25 °C | | | 12.4 | 14.6 | 16.9 | μS | | | Minimum Primary<br>Feedback Block-Out<br>Timer | t <sub>BLOCK</sub> | | | | | | t <sub>OFF(MIN)</sub> | μS | | | | T | $V_{BPP} = V_{BPP} + 0.1 V$ (MOSFET not | | 2x74 – IMX2x77,<br>2x67 – IMX2x68 | 145 | 200 | 300 | | | | | $I_{S1}$ | Switching) T <sub>1</sub> = 25 °C | IMX | (2x78, IMX2x79,<br>IMX2x70 | 145 | 266 | 425 | μΑ | | | | | | | IMX2x74 | 0.44 | 0.58 | 0.83 | | | | | | | | IMX2x75 | 0.59 | 0.79 | 1.10 | | | | | nt I <sub>s2</sub> | $V_{BPP} = V_{BPP} + 0.1 V$ (MOSFET Switching at $f_{SREC}$ ) $T_{J} = 25 \text{ °C}$ $IMX2x77$ $IMX2x67$ $IMX2x68$ $IMX2x78$ $IMX2x79$ $IMX2x79$ $IMX2x70$ | | IMX2x76 | 0.77 | 1.02 | 1.38 | mA | | | BPP Supply Current | | | | IMX2x77 | 0.90 | 1.20 | 1.73 | | | | | | | | IMX2x67 | 0.77 | 1.03 | 1.38 | | | | | | | | IMX2x68 | 0.90 | 1.20 | 1.75 | | | | | | | | IMX2x78 | | 2.10 | | | | | | | | | IMX2x79 | | 2.95 | | | | | | | | | IMX2x70 | | 2.96 | | | | | DDD Din Chause Current | I <sub>CH1</sub> | $V_{BP} = 0 V$ , | T <sub>1</sub> = 2 | 5 °C | -1.75 | -1.35 | -0.88 | m A | | | BPP Pin Charge Current | I <sub>CH2</sub> | $V_{BP} = 4 V$ | T <sub>1</sub> = 2 | 5 °C | -5.98 | -4.65 | -3.32 | mA | | | BPP Pin Voltage | 5.02 | T <sub>1</sub> = 25 °C | | 2x74 – IMX2x77<br>2x67 – IMX2x68 | 4.65 | 5 | 5.15 | V | | | ber em voltage | V <sub>BPP</sub> | 1 <sub>3</sub> = 25 C | IMX | (2x78, IMX2x79,<br>IMX2x70 | 4.65 | 5 | 5.20 | V | | | BPP Pin Voltage<br>Hysteresis | V <sub>BPP(H)</sub> | T <sub>1</sub> = 25 °C | | | | 0.39 | | V | | | BPP Shunt Voltage | V <sub>SHUNT</sub> | $I_{BPP} =$ | 2 mA | | 5.15 | 5.36 | 5.65 | V | | | BPP Power-Up Reset<br>Threshold voltage | V <sub>BPP(RESET)</sub> | $T_{j} = 3$ | 25 °C | | 2.80 | 3.15 | 3.50 | V | | | UV/OV Pin Brown-In<br>Threshold | $I_{_{UV+}}$ | $T_j = 3$ | 25 °C | | 23.6 | 25.8 | 28 | μΑ | | | UV/OV Pin Brown-Out<br>Threshold | I <sub>UV-</sub> | $T_j = 3$ | 25 °C | | 20 | 23 | 24.5 | μΑ | | | Brown-Out Delay Time | t <sub>uv-</sub> | $T_j = 3$ | 25 °C | | | 35 | | ms | | | UV/OV Pin Line<br>Overvoltage Threshold | $I_{\text{OV+}}$ | T <sub>3</sub> = 3 | 25 °C | | 106 | 115 | 118 | μΑ | | | UV/OV Pin Line<br>Overvoltage Hysteresis | I <sub>OVH</sub> | T <sub>3</sub> = 3 | 25 °C | | | 7 | | μА | | | Parameter | Symbol | Condition:<br>SOURCE = 0<br>$T_{J} = -40$ °C to 1<br>(Unless Otherwise | Min | Тур | Max | Units | | |-----------------------------------------------------|----------------------|------------------------------------------------------------------------|----------|-------|-------|-------|----| | Control Functions (cont.) | | | | | | | | | UV/OV Pin Line<br>Overvoltage Recovery<br>Threshold | I <sub>OV-</sub> | T <sub>3</sub> = 25 °C | | 100 | | | μА | | Line Fault Protection | | | | | | | | | UV/OV Pin Overvoltage<br>Deglitch Filter | t <sub>ov+</sub> | T <sub>1</sub> = 25 °C | | 3 | | μS | | | Circuit Protection | | | | | | | | | | | $di/dt = 500 \text{ mA/}\mu\text{s}$<br>$T_{_J} = 25 \text{ °C}$ | IMX2267C | 1.84 | 2.0 | 2.16 | | | | | di/dt = 575 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2268C | 2.08 | 2.3 | 2.52 | | | | | di/dt = 650 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2278F | 2.39 | 2.6 | 2.81 | | | | | di/dt = 725 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2279F | 2.63 | 2.9 | 3.19 | | | | | di/dt = 848 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2270F | 3.13 | 3.39 | 3.67 | | | Standard Current Limit | _ | di/dt = 188 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2174F | 0.697 | 0.750 | 0.803 | A | | (BPP) Capacitor =<br>0.47 μF | I <sub>LIMIT</sub> | di/dt = 288 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2175F | 1.06 | 1.15 | 1.24 | | | | | di/dt = 363 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2176F | 1.33 | 1.45 | 1.57 | | | | | di/dt = 400 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2177F | 1.46 | 1.6 | 1.74 | | | | | di/dt = 475 mA/μs<br>T, = 25 °C | IMX2378F | 1.77 | 1.9 | 2.03 | | | | | di/dt = 550 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2379F | 2.02 | 2.2 | 2.38 | - | | | | di/dt = 650 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2370F | 2.35 | 2.6 | 2.85 | | | | | di/dt = 575 mA/μs<br>T <sub>1</sub> = 25 °C | IMX2267C | 2.10 | 2.3 | 2.50 | | | | | di/dt = 650 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | IMX2268C | 2.39 | 2.6 | 2.81 | | | | | di/dt = 728 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | IMX2278F | 2.63 | 2.91 | 3.19 | | | | | di/dt = 813 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | IMX2279F | 2.97 | 3.25 | 3.53 | | | | | di/dt = 950 mA/ $\mu$ s<br>T $_{_{\mathrm{J}}}$ = 25 °C | IMX2270F | 3.48 | 3.8 | 4.12 | | | Increased Current Limit | T | $di/dt = 238 \text{ mA/}\mu\text{s}$<br>$T_{_J} = 25 \text{ °C}$ | IMX2174F | 0.86 | 0.95 | 1.04 | | | (BPP) Capacitor =<br>4.7 μF | I <sub>LIMIT+1</sub> | di/dt = 350 mA/ $\mu$ s<br>T $_{_{\mathrm{J}}}$ = 25 °C | IMX2175F | 1.27 | 1.4 | 1.53 | Α | | | | di/dt = 413 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C | IMX2176F | 1.51 | 1.65 | 1.79 | | | | | di/dt = 463 mA/ $\mu$ s<br>T $_{\rm J}$ = 25 °C | IMX2177F | 1.69 | 1.85 | 2.01 | | | | | di/dt = 525 mA/ $\mu$ s<br>T $_{_{\mathrm{J}}}$ = 25 °C | IMX2378F | 1.92 | 2.1 | 2.28 | | | | | di/dt = 613 mA/ $\mu$ s<br>T $_{_{\mathrm{J}}}$ = 25 °C | IMX2379F | 2.24 | 2.45 | 2.66 | | | | | di/dt = 725 mA/ $\mu$ s<br>T <sub>1</sub> = 25 °C | IMX2370F | 2.65 | 2.9 | 3.15 | | | Parameter | Symbol | SOURC<br>$T_{j} = -40^{\circ}$<br>(Unless Other | Min | Тур | Max | Units | | |------------------------------------------------------|------------------------|------------------------------------------------------------------------------------|----------------------------------------|------|------|-------|-------| | Circuit Protection (cont.) | | | | | | | | | | | T 05.00 | IMX2x74 – IMX2x77<br>IMX2x67 – IMX2x68 | 102 | 110 | 118 | | | Overload Frequency | f <sub>ovL</sub> | T <sub>1</sub> = 25 °C | IMX2x78, IMX2x79,<br>IMX2x70 | TBD | 155 | TBD | - kHz | | BYPASS Pin Latching<br>Shutdown Threshold<br>Current | $I_{SD}$ | T <sub>3</sub> = 25 °C | | 6 | 7.5 | 11.3 | mA | | Auto-Restart On-Time | t <sub>AR</sub> | T <sub>1</sub> = | 25 °C | 75 | 82 | 89 | ms | | Auto-Restart Trigger<br>Skip Time | t <sub>AR(SK)</sub> | T <sub>1</sub> = See | 25 °C<br>Note A | | 1.3 | | sec | | Auto-Restart Off-Time | t <sub>AR(OFF)</sub> | T <sub>1</sub> = | 25 °C | 1.7 | 2 | 2.11 | sec | | Short Auto-Restart<br>Off-Time | t <sub>AR(OFF)SH</sub> | T <sub>1</sub> = | 25 °C | 0.17 | 0.2 | 0.23 | sec | | Output | | | | | | | | | | | IMX2x74 | T <sub>1</sub> = 25 °C | | 3.22 | 3.70 | | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>1</sub> = 100 °C | | 4.99 | 5.74 | | | | | IMX2x75 | T <sub>1</sub> = 25 °C | | 1.95 | 2.24 | | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>1</sub> = 100 °C | | 3.02 | 3.47 | | | | | IMX2x76 | T <sub>1</sub> = 25 °C | | 1.34 | 1.54 | | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>J</sub> = 100 °C | | 2.08 | 2.39 | | | | | IMX2x77 | T <sub>J</sub> = 25 °C | | 1.20 | 1.38 | | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>J</sub> = 100 °C | | 1.86 | 2.14 | | | On State Besistance | | IMX2x67 | T <sub>1</sub> = 25 °C | | 1.02 | 1.17 | | | On-State Resistance | R <sub>DS(ON)</sub> | $I_{D} = I_{LIMIT+1}$ | T <sub>1</sub> = 100 °C | | 1.58 | 1.82 | Ω | | | | IMX2x68 | T <sub>1</sub> = 25 °C | | 0.86 | 0.99 | 1 | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>1</sub> = 100 °C | | 1.34 | 1.55 | 1 | | | | IMX2x78 | T <sub>1</sub> = 25 °C | | 0.52 | 0.68 | 1 | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>1</sub> = 100 °C | | 0.78 | 1.02 | 1 | | | | IMX2x79 | T <sub>1</sub> = 25 °C | | 0.35 | 0.44 | | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>1</sub> = 100 °C | | 0.49 | 0.62 | 1 | | | | IMX2x70 | T <sub>1</sub> = 25 °C | | 0.29 | 0.39 | | | | | $I_{D} = I_{LIMIT+1}$ | T <sub>3</sub> = 100 °C | | 0.41 | 0.54 | | | Off-State Drain | I <sub>DSS1</sub> | $V_{BPP} = V_{I}$ $V_{DS} = 80\% \text{ Pea}$ $T_{I} =$ | hk Drain Voltage<br>125 °C | | | 200 | | | Leakage Current | I <sub>DSS2</sub> | $V_{BPP} = V_{BPP} + 0.1 \text{ V}$ $V_{DS} = 325 \text{ V}$ $T_1 = 25 \text{ °C}$ | | | 15 | | - μΑ | | Drain Supply Voltage | | | | 50 | | | V | | Thermal Shutdown | T <sub>SD</sub> | See I | Note A | 135 | 142 | 150 | °C | | Thermal Shutdown<br>Hysteresis | T <sub>SD(H)</sub> | | | | 70 | | °C | | Parameter | Symbol | Conditions SOURCE = 0 V T <sub>J</sub> = -40 °C to 125 °C (Unless Otherwise Specified) | | Min | Тур | Max | Units | |-------------------------------------|---------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|------------------------------|-------|-------| | Secondary | | | | | , | | | | Maximum Secondary<br>Frequency | f <sub>SREQ</sub> | T <sub>J</sub> = 25 °C | IMX2x74 – IMX2x77<br>IMX2x67 – IMX2x68<br>IMX2x78, IMX2x79, | 118 | 130 | 145 | - kHz | | BPS Pin Current at | I <sub>SNL</sub> | Т. : | IMX2x70<br>= 25 °C | 164 | 3.2 | 194 | mA | | No-Load<br>BPS Pin Voltage | V <sub>BPS</sub> | J | | 4.9 | 5.0 | 5.15 | V | | BPS Pin Undervoltage<br>Threshold | V <sub>BPS(UVLO)</sub> | | | 1.5 | 3.0 | 3.3 | V | | BPS Pin Undervoltage<br>Hysteresis | V <sub>BPS(HYS)</sub> | T <sub>J</sub> | = 25 °C | | 1.0 | | V | | Start-Up Ramp Time | t <sub>ss(ramp)</sub> | | | | 76 | | ms | | Minimum Off-Time | t <sub>OFF(MIN)</sub> | | IMX2x74 – IMX2x77<br>IMX2x67 – IMX2x68 | | 3.2 | | μS | | | -OFF(MIN) | | IMX2x78, IMX2x79,<br>IMX2x70 | | 2.5 | | - | | BPS Direct Power<br>VCV1 Range | V <sub>CV5V(BPS)</sub> | | | 4.65 | 5.0 | 5.45 | V | | BPS Source Threshold<br>VCV1 | V <sub>BPS(VCV1)</sub> | | | 7.4 | 7.9 | 9.3 | V | | BPS Source Threshold<br>VCV2 | V <sub>BPS(VCV2)</sub> | | | 5.3 | 5.5 | 5.8 | V | | Minimum Voltage<br>VCVHV/VLED | V <sub>STAYALIVE</sub> | | | 6.55 | 8.0 | 9 | V | | Threshold Shutdown | T <sub>SD(SEC)</sub> | See | e Note B | | 140 | | °C | | Recommended Output Vo | oltage Range | | | | | | | | VCV1 Recommended<br>Voltage Range | V <sub>CV1</sub> | | | 3 | | 25 | V | | VCV2 Recommended<br>Voltage Range | V <sub>cv2</sub> | | | 5 | | 25 | V | | VCVHV Recommended<br>Voltage Range | V <sub>CVHV</sub> | | | 9 | | 53 | V | | VLED Recommended<br>Voltage Range | V <sub>LED</sub> | | | 9 | | 200 | V | | Feedback | | | | | | | | | FEEDBACK Pin<br>Regulation Voltage | V <sub>FB(REG)</sub> | T <sub>J</sub> | = 25 °C | 1.208 | 1.220 | 1.234 | V | | Overvoltage Threshold<br>VCV1, VCV2 | V <sub>FB(OVP)</sub> | | = 25 °C | | 112% of V <sub>FB(REG)</sub> | | V | | Overvoltage Threshold<br>VCVHV | V <sub>FB(OVP)VCVHV</sub> | T <sub>J</sub> : | = 25 °C | | 120% of V <sub>FB(REG)</sub> | | V | | Overvoltage Threshold<br>VLED | V <sub>FB(OVP)VLED</sub> | | = 25 °C | | 116% of V <sub>FB(REG)</sub> | | V | | LV Shunt Threshold | V <sub>LV(SHUNT)</sub> | | = 25 °C | | 104% of V <sub>FB(REG)</sub> | | V | | Parameter | Symbol | Conditions SOURCE = 0 V $T_{J} = -40$ °C to 125 °C (Unless Otherwise Specified) | Min | Тур | Max | Units | |--------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------|-----|------------------------------|--------|-------| | Feedback (cont.) | | | | | | | | Maximum LV Shunt<br>Current | I <sub>LV(SHUNT)</sub> | | | 30 | | mA | | HV Shunt Threshold | V | VCVHV | | 104% of V <sub>FB(REG)</sub> | | | | nv Shant Threshold | V <sub>HV(SHUNT)</sub> | VLED | | 108% of V <sub>FB(REG)</sub> | | | | | | VCVHV | | 9 | | mA | | | | VLED < 50 V | | 8 | | mA | | Maximum HV Shunt<br>Current | I <sub>HV(SHUNT)</sub> | VLED < 100 V | | 4.1 | | mA | | Current | | VLED < 150 V | | 3.3 | | mA | | | | VLED > 150 V | | 2.1 | | mA | | FEEDBACK Pin<br>Short-Circuit | V <sub>FB(OFF)</sub> | T <sub>3</sub> = 25 °C | | 48 | | mV | | Led Control | | | | | | 1 | | Frequency Range<br>PWM Dimming | PWM <sub>F(RANGE)</sub> | | 90 | | 1,000 | Hz | | Frequency Range<br>Filtered PWM Dimming | FPWM <sub>F(RANGE)</sub> | | 90 | | 30,000 | HZ | | Minimum On-Time<br>PWM Dimming | t <sub>LED(ON)MIN</sub> | | | 12 | | μS | | Minimum Off-Time<br>PWM Dimming | t <sub>LED(OFF)MIN</sub> | Limits the maximum duty cycle before reach 100% | | 1 | | μS | | DIM1, DIM2 Pin Digital | V <sub>IL</sub> | | | | 0.8 | V | | Input Thresholds | V <sub>IH</sub> | | 2.0 | | | ٧ | | DIM1 Pin Maximum<br>Analog Dimming Voltage | V <sub>ADIM(MAX)</sub> | | | 3.0 | | V | | DIM1 Pin Analog<br>Dimming Enable<br>Threshold | V <sub>ADIM(ENABLE)</sub> | | | 100 | 120 | mV | | DIM1 Pin Analog<br>Dimming Disable<br>Threshold | V <sub>ADIM(DISABLE)</sub> | | 40 | 50 | | mV | | ISENSE Pin Voltage | V | DIM1 Pin = $V_{ADIM(MAX)}$ (ADIM)<br>DIM1 Pin = 100% Duty (FPWM)<br>$T_{\rm J} = 25$ °C | 98 | 100 | 102 | mV | | ISENSE FIII VOILAGE | V <sub>ISENSE</sub> | DIM1 Pin = 10% of $V_{ADIM(MAX)}$ (ADIM)<br>DIM1 Pin = 10% Duty (FPWM)<br>$T_{J} = 25 \text{ °C}$ | 8 | 10 | 12 | mV | | IDRIVE Pin Saturation<br>Detection | V <sub>IDRIVE(SAT)</sub> | T <sub>3</sub> = 25 °C | | 85% of<br>BPS | | V | | VSENSE Pin Short to<br>VLED Pin Detection<br>Threshold | V <sub>SENSE(FAULT)</sub> | T <sub>3</sub> = 25 °C | | 97% of<br>VLED | | V | | Parameter | Symbol | Conditions SOURCE = 0 V $T_{J} = -40 \text{ °C to } 125 \text{ °C}$ (Unless Otherwise Specified) | | Min | Тур | Max | Units | |----------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-----|-----|-------| | Selection MOSFET | | | | | | | | | CDR1, CDR2 Pin<br>Drive Voltage | V <sub>CDR</sub> | | | | BPS | | V | | CDR1, CDR2 Pin<br>Pull-Up Resistance | | T <sub>1</sub> = | 25 ℃ | 4.75 | 5.4 | 5.8 | Ω | | CDR1, CDR2 Pin<br>Pull-Down Resistance | | T <sub>1</sub> = | 25 °C | 4.75 | 5.4 | 6.5 | Ω | | Refresh Pulse Width | T <sub>REFRESH</sub> | Note: Doubled | during start-up | | 500 | | ns | | <b>Synchronous Rectifier</b> | | | | | | | | | SR Pin Drive Voltage | V <sub>SR</sub> | | | | BPS | | V | | SR FWD Pin<br>Regulation Target | V <sub>FWD(REG)</sub> | | | | -40 | -85 | mV | | SR Pin Pull-Up Speed | I <sub>SR(PU)</sub> | $T_{j} = C_{LOAD} : V_{FWD(REG)} - V_{F}$ | $T_{\rm J} = 25 ^{\rm o}{\rm C}$ $C_{\rm LOAD} = 2 {\rm nF}$ $V_{\rm FWD(REG)} - V_{\rm FWD} = +40 {\rm mV}$ | | 10 | | V/µs | | SR Pin Pull-Down Speed | I <sub>SR(PD)</sub> | C'OVD: | 25 °C<br>= 2 nF<br><sub>FWD</sub> = -30 mV | | -10 | | V/µs | | Rise Time | t <sub>R</sub> | $T_{\rm J} = 25 ^{\circ}\text{C}$ $C_{\rm LOAD} = 2 \text{nF}$ | 10-90% | | 50 | | ns | | Fall Time | t <sub>e</sub> | $T_{\rm J} = 25 ^{\circ}\text{C}$ $C_{\rm LOAD} = 2 \text{nF}$ | 10-90% | | 25 | | ns | | Output Pull-Up<br>Resistance | R <sub>PU</sub> | $T_{\rm J} = 25 ^{\circ}\text{C}$ $V_{\rm BPS} = 5.0 \text{V}$ $I_{\rm SR} = 5 \text{mA}$ | | 6 | 7.9 | 9 | Ω | | Output Pull-Down<br>Resistance | R <sub>PD</sub> | | 25 °C<br>: 5.0 V<br>5 mA | 6 | 7.8 | 9 | Ω | ## NOTES: - A. This parameter is derived from characterization. - B. This parameter is guaranteed by design. - C. To ensure correct current limit it is recommended that nominal 0.47 $\mu$ F / 4.7 $\mu$ F capacitors are used. In addition, the BPP capacitor value tolerance should be equal or better than indicated below across the ambient temperature range of the target application. The minimum and maximum capacitor values are guaranteed by characterization. | Nominal BPP Pin Capacitor Value | BPP Capacitor Minimum | Value Tolerance Maximum | |---------------------------------|-----------------------|-------------------------| | 0.47 μF | -60% | +100% | | 4.7 μF | -50% | N/A | Recommended to use at least 10 V / 0805 / X7R SMD MLCC. # **Typical Performance Curves** Figure 19. Maximum Allowable Drain Current vs. Drain Voltage (PowiGaN Devices INN2x78F, INN2x79F, INN2x70F. POD-inSOP-T28B\_A\_032823 POD-inSOP-T28D\_B\_032623 | Revision | Notes | Date | |----------|---------------------|-------| | В | Production release. | 02/24 | #### For the latest updates, visit our website: www.power.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE. AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. #### **Patent Information** The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at https://www.power.com/company/intellectual-property-licensing/. #### Life Support Policy POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: - 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperFFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, PowiGaN, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2023, Power Integrations, Inc. #### **Power Integrations Worldwide Sales Support Locations** #### **World Headquarters** 5245 Hellyer Avenue San Jose, CA 95138, USA Main: +1-408-414-9200 Customer Service: Worldwide: +1-65-635-64480 Americas: +1-408-414-9621 e-mail: usasales@power.com # China (Shanghai) Rm 2410, Charity Plaza, No. 88 North Caoxi Road Shanghai, PRC 200030 Phone: +86-21-6354-6323 e-mail: chinasales@power.com # China (Shenzhen) 17/F, Hivac Building, No. 2, Keji Nan Vasanthanagar 8th Road, Nanshan District, Bangalore-5600 Shenzhen, China, 518057 Phone: +86-755-8672-8689 e-mail: indiasal e-mail: chinasales@power.com #### Germany (AC-DC/LED/Motor Control Sales) Einsteinring 37 85609 Dornach/Aschheim Germany Tel: +49-89-5527-39100 e-mail: eurosales@power.com **Germany** (Gate Driver Sales) HellwegForum 3 59469 Ense Germany Tel: +49-2938-64-39990 e-mail: igbt-driver.sales@power.com #### India #1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 e-mail: indiasales@power.com # Italy Via Milanese 20, 3rd. Fl. 20099 Sesto San Giovanni (MI) Italy Phone: +39-024-550-8701 e-mail: eurosales@power.com #### Japan Yusen Shin-Yokohama 1-chome Bldg. 1-7-9, Shin-Yokohama, Kohoku-ku Yokohama-shi, Kanagawa 222-0033 Japan Phone: +81-45-471-1021 e-mail: japansales@power.com # Korea RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 e-mail: koreasales@power.com # Singapore 51 Newton Road #19-01/05 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 e-mail: singaporesales@power.com #### **Taiwan** 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei 11493, Taiwan R.O.C. Phone: +886-2-2659-4570 e-mail: taiwansales@power.com #### UK Building 5, Suite 21 The Westbrook Centre Milton Road Cambridge CB4 1YG Phone: +44 (0) 7823-557484 e-mail: eurosales@power.com